화학공학소재연구정보센터
Solid-State Electronics, Vol.45, No.1, 7-12, 2001
Channel engineering using RTA prior to the gate oxidation for high density DRAM with single gate CMOS technology
A non-uniform lateral boron profile along the channel width is observed in a buried-channel p-MOSFET and a memory cell transistor when BF2 implantation is applied at the dose of similar to 10(13) cm(-2) to form a channel. SIMS profile analysis and two-dimensional simulation results show that this abnormal profile is formed by transient enhanced diffusion (TED) due to BF2 implantation damage during gate oxidation process. It is Found that RTA process just prior to the gate oxidation is useful to eliminate the TED of boron so that inverse narrow width effect, short channel effect and threshold voltage fluctuation are remarkably improved in a buried-channel p-MOSFET. In addition, the RTA process can also reduce BF2 implantation dose without decreasing threshold voltage by the suppression of boron diffusion in a cell transistor. Therefore. the retention time of DRAM can be enhanced by reducing space charge region field in a cell transistor due to lower boron concentration compared with a conventional device.